

- ► The Multiple-Cycle Implementation demonstrates the use of a single memory for:
  - ▶ Data
  - Instruction
- ► This design is also used to show the implementation of more complex instructions





- ► The following address sources are used to fetch:
  - Instructions -> PC Program Counter Register (16bit)
  - ▶ Data -> Bus A (16bit)
- MUX M selects between the two address sources through the MM control signal





- Instructions are executed over multiple clock cycles
- This requires an additional register
  - ▶ R8 for temporary storage
- ► This register should be selected through an additional bit control signals:
  - ► TD, TA, TB
- ► These control signal are to the left of:
  - ► SA, SB, DR (from IR register)



## CS2022 IR Instruction Register



- Instructions must be held in an register during the execution of multiple micro-ops
- ► The IR is only loaded if an instruction is fetched from memory M
  - ► The IR has an load enable control signal IL
  - ► This signal is part of the control word





- ► The PC only increments if an instruction is fetched from memory M
- ► The control word has two bits that determine the PC modifications:
  - PI increment enable signal







- ► The CAR Control Address Register selects the control word in the 256x 28 control memory
- ► The next logic (MUX S) determines whether CAR is incremented on loaded.
  - Controlled with MS
- The source of the loaded address is determined by MUX C
  - ▶ Selected by MC

## CS2022 Next Address Field



- The sources for the multiplexer can be:
  - Contents of the 8 bit NA Next Address field
  - 7 bit from the opcode field in the IR
- An opcode loaded into the CAR points to:
  - Microprogram in Control Memory
  - This program implements the instruction through the execution of micro operations
- MUX S determines whether the CAR is:
  - Incremented
  - Loaded

## CS2022 Sequencer Control Fields

MC

MS

| EX 52                                                                     | Symbolic |      |        | Symbolic |             | Symbolic |              | Symbolic |         | Symbolic |      |
|---------------------------------------------------------------------------|----------|------|--------|----------|-------------|----------|--------------|----------|---------|----------|------|
| Action                                                                    | Notation | Code | Select | Notation | Action      | Notation | Action       | Notation | Action  | Notation | Code |
| Increment CAR                                                             | CNT      | 000  | NA     | NXA      | No load     | NLI      | No load      | NLP      | No load | NLP      | 0    |
| Load CAR                                                                  | NXT      | 001  | Opcode | OPC      | Load instr. | LDI      | Increment PC | INP      | Load PC | LDP      | 1    |
| If $C = 1$ , load $CAR$ ; else increment $CAR$                            | BC       | 010  | 870    |          |             |          |              |          |         |          |      |
| If $V = 1$ , load $CAR$ ; else increment CAR                              | BV       | 011  |        |          |             |          |              |          |         |          |      |
| If $Z = 1$ , load $CAR$ ;<br>else increment $CAR$                         | BZ       | 100  |        |          |             |          |              |          |         |          |      |
| If $N = 1$ , load $CAR$ ;<br>else increment $CAR$                         | BN       | 101  |        |          |             |          |              |          |         |          |      |
| If $C = 0$ , load $CAR$ ;                                                 | BNC      | 110  |        |          |             |          |              |          |         |          |      |
| else increment $CAR$<br>If $Z = 0$ , load $CAR$ ,<br>else increment $CAR$ | BNZ      | 111  |        |          |             |          |              |          |         |          |      |

PI

CS2022, 16th Lecture, Dr. M. Manzke, Page: 11

PL



